Journal Paper

Paper Title - Full Chip Level Implementation Of Reed Solomon Encoder


Abstract
Reed-Solomon codes are block-based error correcting codes with a wide range of applications in digital communications and storage .The Reed-Solomon encoder takes a block of digital data and adds extra "redundant" bits. The number and type of errors that can be corrected depends on the characteristics of the Reed-Solomon code .The Reed-Solomon Encoder is used in many Forward Error Correction (FEC) applications and in systems where data are transmitted and subject to errors before reception. In this paper Full Chip level Implementation of Reed Solomon Encoder has been carried out. In Full Chip Level Implementation, in order to optimize the area of the design, SIPO and PISO shift registers are implemented and also the I/O pads, VDD and VSS pads are added in to the design. The timing, area and the power values which are obtained during Synthesis are as follows: Timing=0.0(Met), Area=9965.160037 and Power=2.33878mW respectively and the physical design steps such as Floor Planning, Placement, CTS, Routing and Verification are carried out in the design.


Author - Amar Narayan, Sheetal Belaldavar, Venkateshappa

Citation - Amar Narayan   ,   Sheetal Belaldavar   ,   Venkateshappa   ,   Amar Narayan, Sheetal Belaldavar, Venkateshappa " Full Chip Level Implementation Of Reed Solomon Encoder " , International Journal of Industrial Electronics and Electrical Engineering , Volume-2,Issue-6  ( Jun, 2014 )

Indexed - Google Scholar


| PDF |
Viewed - 1
| Published on 2014-06-20